Part Number Hot Search : 
MT8930B MC33997 MSM6588 25LC0 DTC143Z S3460 P6100 BA101
Product Description
Full Text Search
 

To Download DS1110S Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Rev 1; 11/03
10-Tap Silicon Delay Line
General Description
The DS1110 delay line is an improved replacement for the DS1010. It has ten equally spaced taps providing delays from 5ns to 500ns. The devices are offered in a standard 16-pin SO or 14-pin TSSOP. The DS1110 series delay lines provide a nominal accuracy of 5% or 2ns, whichever is greater, at 5V and +25C. The DS1110 reproduces the input logic state at the tap 10 output after a fixed delay as specified by the dash number extension of the part number. The DS1110 is designed to produce both leading- and trailing-edge delays with equal precision. Each tap is capable of driving up to ten 74LS type loads. Dallas Semiconductor can customize standard products to meet special needs. All-Silicon, 5V, 10-Tap Delay Line Improved, Drop-In Replacement for the DS1010 10 Taps Equally Spaced Delays are Stable and Precise Leading- and Trailing-Edge Accuracy Delay Tolerance 5% or 2ns, whichever is Greater, at 5V and +25C Economical Auto-Insertable, Low Profile Low-Power CMOS TTL/CMOS Compatible Vapor Phase, IR, and Wave Solderable Fast-Turn Prototypes Delays Specified Over Commercial and Industrial Temperature Ranges Custom Delays Available Standard 16-Pin SO or 14-Pin TSSOP
Features
DS1110
Applications
Communications Equipment Medical Devices Automated Test Equipment PC Peripheral Devices
Pin Configurations
PART DS1110E-XXX DS1110S-XXX
IN 1 N.C. TAP2 2 3 14 VCC 13 TAP1
Ordering Information
TEMP RANGE -40C to +85C -40C to +85C PIN-PACKAGE 14 TSSOP 16 SO
TOP VIEW
DS1110E
12 TAP3 11 TAP5 10 TAP7 9 8 TAP9 TAP10
TAP4 4 TAP6 5 TAP8 6 GND 7
Selector Guide appears at end of data sheet.
TSSOP Pin Configurations continued at end of data sheet.
_____________________________________________ Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.
10-Tap Silicon Delay Line DS1110
ABSOLUTE MAXIMUM RATINGS
Voltage on Any Pin Relative to Ground .................-0.5V to +6.0V Operating Temperature Range ...........................-40C to +85C Storage Temperature Range .............................-55C to +125C Soldering Temperature...................See IPC/JEDEC J-STD-020A
Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
DC ELECTRICAL CHARACTERISTICS
(VCC = 5.0V 5%, TA = -40C to +85C.)
PARAMETER Supply Voltage High-Level Input Voltage Low-Level Input Voltage Input Leakage Current Active Current High-Level Output Current Low-Level Output Current SYMBOL VCC VIH VIL II ICC IOH IOL (Note 1) (Note 1) (Note 1) 0V VI VCC VCC = max, period = min (Note 2) VCC = min, VOH = 2.3V VCC = min, VOL = 0.5V 12 CONDITIONS MIN 4.75 2.4 -0.3 -1.0 40 TYP 5.0 MAX 5.25 VCC + 0.3 +0.8 +1.0 150 -1.0 UNITS V V V A mA mA mA
AC ELECTRICAL CHARACTERISTICS
(VCC = 5.0V 5%, TA = -40C to +85C.)
PARAMETER Input Pulse Width Input-to-Tap Delay (Delays 40ns) Input-to-Tap Delay (Delays > 40ns) Power-Up Time Input Period SYMBOL tWI tPLH tPHL tPLH tPHL tPU Period (Note 8) 2 (tWI) or 20, whichever is greater (Note 6) +25C, 5.0V (Notes 3, 5, 6, 7, 9) 0C to +70C (Notes 4-7) -40C to +85C (Notes 4-7) +25C, 5.0V (Notes 3, 5, 6, 7, 9) 0C to +70C (Notes 4-7) -40C to +85C (Notes 4-7) CONDITIONS MIN 10% of tap 10 -2 -3 -4 -5 -8 -13 Table 1 Table 1 Table 1 Table 1 Table 1 Table 1 +2 +3 +4 +5 +8 +13 200 ms ns % ns TYP MAX UNITS ns
2
______________________________________________________________________
10-Tap Silicon Delay Line
CAPACITANCE
(TA = +25C.)
PARAMETER Input Capacitance SYMBOL CIN CONDITIONS MIN TYP 5 MAX 10 UNITS pF
DS1110
Note 1: Note 2: Note 3: Note 4: Note 5: Note 6: Note 7: Note 8: Note 9:
All voltages are referenced to ground. Measured with outputs open. Initial tolerances are with respect to the nominal value at +25C and VCC = 5.0V for both leading and trailing edges. Temperature and voltage tolerances are with respect to the actual delay measured over stated temperature range and a 4.75V to 5.25V range. Intermediate delay values are available on a custom basis. See Test Conditions section. All tap delays tend to vary unidirectionally with temperature or voltage changes. For example, if tap 1 slows down, all other taps also slow down; tap 3 can never be faster than tap 2. Pulse width and period specifications may be exceeded; however, accuracy is application sensitive (decoupling, layout, etc.) For Tap 1 delays greater than 20ns, the tolerance is 3ns or 5%, whichever is greater.
Typical Operating Characteristics
(VCC = 5.0V, TA = +25C, unless otherwise noted.)
DS1110-500 ACTIVE CURRENT vs. INPUT FREQUENCY
DS1110 toc01
DS1110-50 ACTIVE CURRENT vs. INPUT FREQUENCY
180 160 ACTIVE CURRENT (mA) 140 120 100 80 60 40 20 0 10 0.1 1.0 15pF LOAD/TAP VCC = 5.25V 10 100
DS1110 toc02
40 35 ACTIVE CURRENT (mA) 30 25 20 15 10 5 0 0.1 1.0 FREQUENCY (MHz) 15pF LOAD/TAP VCC = 5.25V
200
FREQUENCY (MHz)
DS1110-500 TAP 10 DELAY vs. TEMPERATURE
DS1110 toc03
DS1110-50 TAP 10 DELAY vs. TEMPERATURE
53 52
DS1110 toc04
575 550 525 DELAY (ns)
54
DELAY (ns) 500kHz INPUT
51 50 49 48
500 475 450 425 -40 -15 10 35 60 85 TEMPERATURE (C)
47 46 -40 -15 10 35 60 85 TEMPERATURE (C)
_____________________________________________________________________
3
10-Tap Silicon Delay Line DS1110
Typical Operating Characteristics (continued)
(VCC = 5.0V, TA = +25C, unless otherwise noted.)
DS1110-500 DELAY vs. TAP
DS1110 toc05
DS1110-50 DELAY vs. TAP
45 40 35 DELAY (ns) FALLING EDGE
DS1110 toc06
500 450 400 350 DELAY (ns) 300 250 200 150 100 50 0 1 2 3 4 5 TAP 6 7 8 9 500kHz INPUT RISING EDGE FALLING EDGE
50
30 25 20 15 10 5 0
RISING EDGE
10
1
2
3
4
5 TAP
6
7
8
9
10
DS1110-500 TAP 10 DELAY vs. VOLTAGE
DS1110 toc07
DS1110-50 TAP 10 DELAY vs. VOLTAGE
DS1110 toc08
540
55
53
520 DELAY (ns) DELAY (ns) FALLING EDGE 500 51 FALLING EDGE
49 RISING EDGE 47
480
RISING EDGE 500kHz INPUT
460 4.750
4.875
5.000 VOLTAGE (V)
5.125
5.250
45 4.750
4.875
5.000 VOLTAGE (V)
5.125
5.250
Pin Description
PIN NAME TSSOP 1 2 7 13, 3, 12, 4, 11, 5, 10, 6, 9, 8 14 SO 1 2, 3, 15 8 14, 4, 13, 5, 12, 6, 11, 7, 10, 9 16 IN N.C. GND Tap 1-Tap 10 VCC Input No Connection Ground Tap Output Number 5.0V FUNCTION
4
______________________________________________________________________
10-Tap Silicon Delay Line
Detailed Description
The DS1110 delay line is an improved replacement for the DS1010. It has ten equally spaced taps providing delays from 5ns to 500ns. The devices are offered in a standard 16-pin SO or 14-pin TSSOP. The DS1110 series delay lines provide a nominal accuracy of 5% or 2ns, whichever is greater, at 5V and +25C. The DS1110 reproduces the input logic state at the tap 10 output after a fixed delay as specified by the dash number extension of the part number. The DS1110 is designed to produce both leading- and trailing-edge delays with equal precision. Each tap is capable of driving up to ten 74LS type loads. Dallas Semiconductor can customize standard products to meet special needs. For special requests call 972-371-4348.
DS1110
Table 1. Part Number by Delay (tPHL, tPLH)
PART DS1110-50 DS1110-60 DS1110-75 DS1110-80 DS1110-100 DS1110-125 DS1110-150 DS1110-175 DS1110-200 DS1110-250 DS1110-300 DS1110-350 DS1110-400 DS1110-450 DS1110-500 TOTAL DELAY* (ns) 50 60 75 80 100 125 150 175 200 250 300 350 400 450 500 DELAY/TAP (ns) 5 6 7.5 8 10 12.5 15 17.5 20 25 30 35 40 45 50
*Custom delays are available.
TAP1 TAP2 TAP9 TAP10
IN 10% 10% 10% 10%
Figure 1. Logic Diagram
PERIOD tRISE tFALL
VIH
2.2V 1.5V 0.8V
2.2V 1.5V 0.8V 1.5V
IN VIL tWI
tWI tPLH tPLH
1.5V OUT
1.5V
Figure 2. Timing Diagram: Silicon Delay Line _____________________________________________________________________ 5
10-Tap Silicon Delay Line
tPLH (Time Delay, Rising): The elapsed time between the 1.5V point on the leading edge of the input pulse and the 1.5V point on the leading edge of any tap output pulse. tPHL (Time Delay, Falling): The elapsed time between the 1.5V point on the trailing edge of the input pulse and the 1.5V point on the trailing edge of any tap output pulse.
DS1110
Terminology
Period: The time elapsed between the leading edge of the first pulse and the leading edge of the following pulse. t WI (Pulse Width): The elapsed time on the pulse between the 1.5V point on the leading edge and the 1.5V point on the trailing edge, or the 1.5V point on the trailing edge and the 1.5V point on the leading edge. tRISE (Input Rise Time): The elapsed time between the 20% and the 80% point on the leading edge of the input pulse. tFALL (Input Fall Time): The elapsed time between the 80% and the 20% point on the trailing edge of the input pulse.
PULSE GENERATOR
Test Setup Description
Figure 3 illustrates the hardware configuration used for measuring the timing parameters on the DS1110. A precision pulse generator under software control produces the input waveform. Time delays are measured by a time interval counter (20ps resolution) connected
START
Z0 = 50
TIME INTERVAL COUNTER
STOP
VHF SWITCH CONTROL UNIT
DEVICE UNDER TEST
Figure 3. Test Circuit 6 ______________________________________________________________________
10-Tap Silicon Delay Line
between the input and each tap. Each tap is selected and connected to the counter by a VHF switch-control unit. All measurements are fully automated, with each instrument controlled by a central computer over an IEEE-488 bus.
DS1110
Table 2. Test Conditions
INPUT Ambient Temperature Supply Voltage (VCC) Input Pulse Source Impedance Rise and Fall Time Pulse Width Period 5.0V 0.1V High = 3.0V 0.1V Low = 0.0V 0.1V 50 max 3ns max 500ns (1s for -500ns) 1s (2s for -500ns) CONDITION +25C 3C
Output
Each output is loaded with the equivalent of one 74FO4 input gate. Delay is measured at the 1.5V level on the rising and falling edge.
Chip Information
TRANSISTOR COUNT: 6813
Note: The above conditions are for test only and do not restrict the operation of the device under other data sheet conditions.
Selector Guide
PART DS1110E-50 DS1110E-60 DS1110E-75 DS1110E-80 DS1110E-100 DS1110E-125 DS1110E-150 DS1110E-175 DS1110E-200 DS1110E-250 DS1110E-300 DS1110E-350 DS1110E-400 DS1110E-450 DS1110E-500 TEMP RANGE -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C PINPACKAGE 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP 14 TSSOP TOTAL DELAY (ns)* 50 60 75 80 100 125 150 175 200 250 300 350 400 450 500 PART DS1110S-50 DS1110S-60 DS1110S-75 DS1110S-80 DS1110S-100 DS1110S-125 DS1110S-150 DS1110S-175 DS1110S-200 DS1110S-250 DS1110S-300 DS1110S-350 DS1110S-400 DS1110S-450 DS1110S-500 TEMP RANGE -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C -40C to +85C PINPACKAGE 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO 16 SO TOTAL DELAY (ns)* 50 60 75 80 100 125 150 175 200 250 300 350 400 450 500
*Custom delays are available.
_____________________________________________________________________
7
10-Tap Silicon Delay Line DS1110
Pin Configurations (continued)
TOP VIEW
Package Information
For the latest package outline information, go to www.maxim-ic. com/packages.
IN1 1 N.C. 2 N.C. TAP2 3 4
16 VCC 15 N.C. 14 TAP1
DS1110S
13 TAP3 12 TAP5 11 TAP7 10 TAP9 9 TAP10
TAP4 5 TAP6 6 TAP8 7 GND 8
SO (300mil)
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
8 _____________________Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 (c) 2002 Maxim Integrated Products Printed USA is a registered trademark of Maxim Integrated Products.


▲Up To Search▲   

 
Price & Availability of DS1110S

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X